Copy of Master-Slave D Latch (Edge-Triggered D Flip-Flop)

0
Favorite
2
copy
Copy
549
Views
Copy of Master-Slave D Latch (Edge-Triggered D Flip-Flop)

Circuit Description

Graph image for Copy of Master-Slave D Latch (Edge-Triggered D Flip-Flop)

Circuit Graph

This circuit is an interconnection of D and S-R latches in master-slave configuration. This results to a negative-edge-triggered D flip-flop. This can be converted to a positive-edge-triggered flip-flop by inserting an inverter at the clock (CLK) input. The output signals always start in undetermined state but this will be removed by the subsequent falling edge of the clock (CLK) input where the state of the D input and its complement replace Q and NOTQ respectively.

There are currently no comments

Profile image for Mr_perfect

Aniket Raj 19/IT/05 D Flip-Flop

Mr_perfect
Profile image for Mr_perfect

Ayush 19/IT/12 Copy of Master-Slave D Latch (Edge-Triggered D Flip-Flop) (1)

Mr_perfect

Creator

Mr_perfect

35 Circuits

Date Created

4 years ago

Last Modified

4 years ago

Tags

  • flip-flop
  • d latch
  • latch
  • d flip-flop
  • master-slave d latch

Circuit Copied From