D fliop flop

0
Favorite
1
copy
Copy
186
Views
D fliop flop

Circuit Description

Graph image for D fliop flop

Circuit Graph

This circuit is an interconnection of D and S-R latches in master-slave configuration. This results to a negative-edge-triggered D flip-flop. This can be converted to a positive-edge-triggered flip-flop by inserting an inverter at the clock (CLK) input. The output signals always start in undetermined state but this will be removed by the subsequent falling edge of the clock (CLK) input where the state of the D input and its complement replace Q and NOTQ respectively.

There are currently no comments

Profile image for KevinPonce

D fliop flop (1)

KevinPonce

Creator

KevinPonce

27 Circuits

Date Created

2 years ago

Last Modified

2 years ago

Tags

  • flip-flop
  • d latch
  • latch
  • d flip-flop
  • master-slave d latch

Circuit Copied From