Half adder

0
Favorite
3
copy
Copy
565
Views
Half adder

Circuit Description

Graph image for Half adder

Circuit Graph

The circuit performs the two-input Exclusive OR (XOR) logic function using three-level NAND gates. When the input signals are both logic LOW, NAND gates U2 and U3 both generate logic HIGH so the final output goes LOW. When the input signals are both logic HIGH, the output of NAND gate U1 becomes LOW resulting to NAND gates U2 and U3 both generating logic HIGH so the final output goes LOW. When the input signals are different, the output of NAND gate U1 is logic HIGH, NAND gates U2 and U3 will go to different logic states so the final output goes HIGH.

There are currently no comments

Profile image for vipin1234512345

full adder

vipin1234512345
Profile image for 18BCE10308

Half adder

18BCE10308
Profile image for mishraishita

Half adder

mishraishita

Creator

vipin1234512345

20 Circuits

Date Created

4 years, 1 month ago

Last Modified

4 years, 1 month ago

Tags

  • xnor gate
  • xor gate
  • coincidence gates
  • three-level nor xnor gate
  • three-level nand xor
  • exclusive nor gate
  • three-level nor xnor
  • exclusive or gate
  • three-level nand xor gate

Circuit Copied From