Master-Slave J-K Flip-Flop

0
Favorite
2
copy
Copy
545
Views
Master-Slave J-K Flip-Flop

Circuit Description

Graph image for Master-Slave J-K Flip-Flop

Circuit Graph

The circuit is an interconnection of a J-K latch and an S-R flip-flop in master-slave configuration. This results to a negative-edge-triggered master-slave J-K flip-flop. The 100 kΩ load resistors are not part of the Master-Slave J-K Flip-Flop, their purpose is to help initialize the output to known logic state. If simulation is started with clock (CLK) at low state, Q and not Q will be at undetermined state and this cannot be exited. If simulation is started with clock (CLK) at high state, Q and NOTQ will toggle regardless of the state of J and K. This can be exited by setting J and K at opposing states and setting CLK back to low. If the clock is set low with both J and K high, the output will continue to toggle but this can be exited by reclocking with opposing logic states at J and K. On the other hand, if clock is returned low with J=0=K, the undetermined state will persist and this cannot be exited. After initialization the flip-flop will function as tabulated below: NO CHANGE: J=0, K=0 RESET: J=0, K=1 SET: J=1, K=0 TOGGLE: J=1, K=1

There are currently no comments

Profile image for Sanjid18-3

Copy of Master-Slave J-K Flip-Flop

Sanjid18-3
Profile image for Sabertooth07

Master-Slave J-K Flip-Flop (1)

Sabertooth07

Creator

Sabertooth07

43 Circuits

Date Created

4 years, 1 month ago

Last Modified

4 years, 1 month ago

Tags

  • flip-flop
  • jk latch
  • j-k
  • j-k latch
  • jk
  • jk flip-flop
  • master-slave j-k
  • j-k flip-flop
  • latch

Circuit Copied From